English
|
正體中文
|
简体中文
|
全文筆數/總筆數 : 8557/14866 (58%)
造訪人次 : 1406412 線上人數 : 1474
RC Version 6.0 © Powered By DSPACE, MIT. Enhanced by
NTU Library IR team.
搜尋範圍
全部CHUR
中華大學出版品
人文社會學院
圖書館
工學院
建築設計學院
教育部教學實踐研究計畫成果報告
管理學院
觀光學院
資訊學院
軍訓室
通識教育中心
電子計算機中心
體育室
查詢小技巧:
您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
進階搜尋
主頁
‧
登入
‧
上傳
‧
說明
‧
關於CHUR
‧
管理
瀏覽全部
社群與類別
題名
作者
日期
資料類型
相關連結
中華大學
中華大學機構典藏教學
企業參訪與實習記錄授權書
Chung-Hua University Repository
>
依題名瀏覽
資料載入中.....
跳至:
[
中文
] [
數字0-9
] [
A
B
C
D
E
F
G
H
I
J
K
L
M
N
O
P
Q
R
S
T
U
V
W
X
Y
Z
]
請輸入前幾個字:
顯示項目6501-6525 / 14866. (共595頁)
<<
<
256
257
258
259
260
261
262
263
264
265
>
>>
每頁顯示[
10
|
25
|
50
]項目
日期
題名
作者
2006
VLSI Implementation of a High-Efficient and Cost-Effective LCD Singal Processor,
謝曜式
;
Shieh, Yaw-Shih
2006
VLSI Implementation of A High-Efficient Image Scalar Algorithm for LCD Signal Processor
謝曜式
;
Shieh, Yaw-Shih
2006
VLSI Implementation of A High-Efficient Image Scalar Algorithm for LCD Signal Processor
宋志雲
;
Sung, Tze-Yun
2005
VLSI Implementation of a Memory-Efficient and High-Speed Split-Radix FFT/IFF Processor for Wireless LAN
林國珍
;
Lin, Kuo-Jen
2005
VLSI Implementation of a Memory-Efficient and High-Speed Split-Radix FFT/IFFT Processor for Wireless LAN
宋志雲
;
Sung, Tze-Yun
2005
VLSI Implementation of a Memory-Efficient and High-Speed Split-Radix FFT/IFFT Processor for Wireless LAN
謝曜式
;
Shieh, Yaw-Shih
2006
VLSI Implementation of CORDIC-Based Geometry Rotation for High-Speed 3-D Computer Graphic Systems
宋志雲
;
Sung, Tze-Yun
2008
VLSI Implementation of Discrete Wavelet Transform with Lifting Scheme
宋志雲
;
Sung, Tze-Yun
2006
VLSI Implementation of Double- Rotation CORDIC Arithmetic
謝曜式
;
Shieh, Yaw-Shih
2006
VLSI Implementation of Double- Rotation CORDIC Arithmetic (DRCA)
宋志雲
;
Sung, Tze-Yun
2006
VLSI Implementation of High-Efficient 2-D Lifting-Based DWT and IDWT Processors
宋志雲
;
Sung, Tze-Yun
2006
VLSI Implementation of High-Efficient 2-D Lifting-Based DWT and IDWT Processors
謝曜式
;
Shieh, Yaw-Shih
2007
VLSI Implementation of High-Performance CORDIC-Based Vector Interpolator in Power-Aware 3-D Graphic Systems
宋志雲
;
Sung, Tze-Yun
2013
VLSI IMPLEMENTATION OF LOW-POWER AND HIGH-SFDR DIGITAL FREQUENCY SYNTHESIZER FOR UNDERWATER INSTRUMENTS AND NETWORK SYSTEMS
宋志雲
;
Sung, Tze-Yun
2013
VLSI IMPLEMENTATION OF LOW-POWER AND HIGH-SFDR DIGITAL FREQUENCY SYNTHESIZER FOR UNDERWATER INSTRUMENTS AND NETWORK SYSTEMS
莊英慎
;
Juang, Ying-Shen
2006
VLSI Implementation of Memory-Efficiency Multiplierless DCT and IDCT Processors
謝曜式
;
Shieh, Yaw-Shih
2006
VLSI Implementation of Memory-Efficiency Multiplierless DCT and IDCT Processors
宋志雲
;
Sung, Tze-Yun
2005
VLSI Implementation of Pipelined Architectures for 2-D Discrete Wavelet Transform and Its Inversion
謝曜式
;
Shieh, Yaw-Shih
2005
VLSI Implementation of Pipelined Architectures for 2-D Discrete Wavelet Transform and Its Inversion
宋志雲
;
Sung, Tze-Yun
2005
VLSI Implementation of Pipelined Architectures for 2-D Discrete Wavelet Transform and Its Inversion
林國珍
;
Lin, Kuo-Jen
2009
VLSI Reconfigurable Architecture for 9/7-5/3 Lifting-Based Discrete
Wavelet Transform
宋志雲
;
Sung, Tze-Yun
2009
Vocational professional certification learning cognitive assessment evaluation based on rule-space and ontology
張文智
;
Chang, Wen-Chih
2005
VPython 在數學教育上的應用
徐愛鳳
;
Hsu, Ai-Feng
2007
Wafer Level MEMS Vertical Probe Card Design
林君明
;
Lin, Jium-Ming
2008
Wafer Level Test Vertical Probe Design
林君明
;
Lin, Jium-Ming
顯示項目6501-6525 / 14866. (共595頁)
<<
<
256
257
258
259
260
261
262
263
264
265
>
>>
每頁顯示[
10
|
25
|
50
]項目
DSpace Software
Copyright © 2002-2004
MIT
&
Hewlett-Packard
/
Enhanced by
NTU Library IR team
Copyright ©
-
回饋