## Routability-Driven Flip-Flop Merging Process for Clock Power Reduction 陳志瑋,顏金泰 Computer Science & Information Engineering Computer Science and Informatics yan@chu.edu.tw

## Abstract

The concept of merging some 1-bit flip-flops into a multi-bit flipflop is applied to reduce dynamic clock power and decrease the total flipflop area in a synchronous design. To acquire these advantages, the design must be guaranteed to satisfy certain physical constraints in the merging process. In this paper, given a set of 1-bit flip-flops with the input and output timing constraints, the area constraint inside any partitioned bin and the capacity constraint on any bin edge in a placement plane, an efficient routability-driven approach is proposed to merge 1-bit flipflops into some multi-bit flip-flops for clock power reduction. The experimental results show that our proposed approach reduces 37.4% of the flip-flop area to maintain the synchronous design and saves 24.82% of the clock power for five examples in reasonable CPU time on the average.

Keyword: Low-power design, Flip-flop merging, Routability